## COURSE SYLLABUS EE221 RF Integrated Circuit Design

## Fall 2025 Dept. of Electrical and Computer Engineering University of California, Riverside

| Instructor:   | Prof. Albert Wang | Office: | 417 WCH                    |
|---------------|-------------------|---------|----------------------------|
| Phone:        | (951) 827-2555    | Email:  | aw@ece.ucr.edu             |
| Office Hours: | Tuesday 1-3pm     | Web:    | http://www.ece.ucr.edu/~aw |
| TA:           | None              |         |                            |

| Course Objective: | Essentials of RF CMOS integrated circuit analysis and design                                                                                                                                                       |  |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Lecture           | T/R, 9:30am-10:50am; Materials Sci&Engr, Room 003                                                                                                                                                                  |  |
| Group Discussion  | T, 11:00-11:50am; Chung Hall, Room 141                                                                                                                                                                             |  |
| Prerequisites:    | EE100A/B, Senior & Graduate standing and Instructor Permit                                                                                                                                                         |  |
| Text:             | The Design of CMOS RF Integrated Circuits, Thomas Lee, 2 <sup>nd</sup> Ed. 2004, Cambridge University Press, ISBN: 9780521835398.                                                                                  |  |
| Other References: | <ul> <li>Analysis and Design of Analog Integrated Circuits, Gray, Hurst,<br/>Lewis &amp; Meyer, 4<sup>th</sup> Ed., 2001, Wiley, ISDN: 0-471-32168-0</li> <li>Other reference materials to be provided.</li> </ul> |  |
| Exam:             | Exam 1 on 11/6 & Exam 2 on 12/2                                                                                                                                                                                    |  |
| Project:          | Course Design Project + in-class presentation                                                                                                                                                                      |  |
| Grades:           | Exam: 50% + HW: 5% + Project: 45%                                                                                                                                                                                  |  |

## Topical Outlines & Schedule (Subject to modification upon progresses)

| Weeks | Date                  | Lecture Contents                  |                                                                                 |
|-------|-----------------------|-----------------------------------|---------------------------------------------------------------------------------|
| 1     | 9/25                  |                                   | Passive/active IC devices,                                                      |
| 2     | 9/30 & 10/2           |                                   | Passive RLC network,                                                            |
| 3     | 10/7&9                |                                   | Distributed systems,                                                            |
| 4     | 10/14&16              |                                   | Smith chart,                                                                    |
| 5     | 10/21&23              |                                   | Bandwidth estimation,                                                           |
| 6     | 10/28&30              | Project assignment on 10/30       | <ul><li>RF amplifier design,</li><li>Voltage reference &amp; biasing,</li></ul> |
| 7     | 11/4&6                | Exam 1 on 11/6                    | Noise, LNA design,                                                              |
| 8     | 11/ <del>11</del> &13 | No class 11/11                    | Mixers,                                                                         |
| 9     | 11/18&20              |                                   | RF power amplifiers,                                                            |
| 10    | 11/25& <del>27</del>  | No class 11/27                    | Feedback systems,                                                               |
| 11    | 12/2&4                | Exam 2 on 12/2; Presentation 12/4 | Phase-locked loop,                                                              |
|       |                       |                                   | Oscillator, Synthesizer, etc.                                                   |
| 12    | 12/8-12               | Final week                        |                                                                                 |